#### **CMOS Transistors** Introduction to Computer Systems, Fall 2022

**Instructor:** Travis McGaha

#### TAs:

Ali Krema Audrey Yang David LuoZhang Heyi Liu Katherine Wang Noam Elul Ria Sharma Andrew Rigas Craig Lee Eddy Yang Janavi Chadha Kyrie Dowling Patricia Agnes Sarah Luthra Anisha Bhatia Daniel Duan Ernest Ng Jason Hom Mohamed Abaker Patrick Kehinde Jr. Sofia Mouchtaris When poll is active, respond at **pollev.com/tqm** 

📧 Text TQM to 37607 once to join

# How familiar are you with E&M concepts like voltage, current & charge?

I am very familiar with these topics

I am somewhat familiar with these topics

I am neither particularly familiar or unfamiliar with these topics

I am somewhat unfamiliar with these topics

I am very unfamiliar with these topics

I have never taken a class or studied these topics

I prefer not to say



Start the presentation to see live content. For screen share software, share the entire screen. Get help at pollev.com/app

# Logistics

- HW00 Binary Quiz: This Friday 9/16 @ 11:59 pm
  - Quiz On Canvas
  - Should have everything you need
- Chek-in01: Due this Monday @ 4:59 pm
  - To be released Thursday
- HW01 bits.c: to be released sometime this week
  - Will require VM setup (also to be released soon)
  - Has you "program" in C
  - Should have everything needed form lectures
    - VM Stuff will have information in the HW1 specification & recitation

#### **Lecture Outline**

- Physics Background
- CMOS Transistor
- CMOS Logical Circuits
- CMOS Circuit Design

#### **Disclaimer:**

- This course is NOT assuming you know E&M Physics
  - It may help to have some background
  - I am going to give a VERY simplified view of E&M Physics

 If you want to know more of the details with transistors & how they work, courses like ESE 2150 (Electrical Circuits and Systems) may appeal to you

# Charge, Current, Voltage

This is a big simplification

- Charge can be either positive or negative
  - Electrons are common units of negative charge and can move through conductive material
  - Like charges repel, opposite charges attract
- Current: the rate of flow of positive charge
- Voltage: Positive charge want to move from places with high voltage to lower voltage
  - (vice versa for negative charge)
  - sometimes called "electric pressure"
  - Measured relative to a reference point (usually called "ground")

# Voltage & Current Analogy

This is a big simplification

- Imagine we have a slanted pipe
  - One end on the ground, the other end is in the air
  - Water is placed in the high end of the pipe
  - What happens next?



# Voltage & Current Analogy

This is a big simplification

- Water flows to the bottom!
  - The water can be thought of positive charge
  - Positive charge moves form higher voltage to lower voltage



#### **Circuit example**

#### Consider the following example circuit



# **Circuit example w/ Switch**

- Circuits can also have a switch
  - The switch can be open or close

If the switch is closed, charge can flow through like it is a wire



If the switch is open, charge cannot flow through

# What Is a Transistor (MOSFET Type)?

- An electrical device that acts as an electrical switch; it's typically made from Silicon
  - 3 electrical contacts/terminals: Gate, Drain, Source
  - Gate controls flow of current between Drain and Source terminals; this style transistor is called a MOSFET



#### **Lecture Outline**

- Physics Background
- CMOS Transistor
- CMOS Logical Circuits
- CMOS Circuit Design

#### **Two Types of MOSFET**

- nMOS
  - GATE Voltage MUST BE > Body, Source, Drain to be ON
  - (voltage must be high)
- pMOS
  - GATE Voltage MUST BE < Body,Source, Drain to be ON
  - (Voltage must be low)



## **CMOS: pMOSFET & nMOSFET in Complement**

#### 3V on the input (the gates) turns the light OFF!

- What if the input is set to 0V?
  - 0V turns NMOS OFF
  - OV turns PMOS ON
  - Light has "3V" across it!
  - Current flows in this circuit, so light turns **ON**!





#### **CMOS: pMOSFET & nMOSFET in Complement**



#### **More Common Electrical Symbols**



#### **Lecture Outline**

- Physics Background
- CMOS Transistor
- CMOS Logical Circuits
- CMOS Circuit Design

#### **Voltages as Bits**

- Transistors are the basis for all digital electronics
  - We've seen that they work by controlling the flow of charge
- We can map bits onto different voltages:
  - High voltage we'll call this state "1"
  - Low voltage we'll call this state "0"

\*\*Only two relevant voltages



Computers use transistors as switches to manipulate bits

- Before transistors: tubes, electro-mechanical relays (pre 1950s)
- Mechanical adders (punch cards, gears) as far back as mid-1600s

#### **CMOS Transistors Simplified**

# nMos

| Input | Output        |  |  |  |
|-------|---------------|--|--|--|
| 1     | Connected     |  |  |  |
| 0     | Dis-connected |  |  |  |

 $\dashv [$ 

#### **CMOS Transistors Simplified**

PMos



| Input | Output        |  |  |
|-------|---------------|--|--|
| 1     | Dis-connected |  |  |
| 0     | Connected     |  |  |

#### **CMOS Transistors Simplified**

## **CMOS Circuits as Logical Circuits**

Instead of thinking of voltages, we can analyze our circuit think of in terms of bits "1" or "0" Vdd - 1 "source"

IN

- Consider our previous circuit:
  - Output is the same as whatever "source" it is connected to
  - pMOS: on when input is low
  - nMOS: on when input is high
- Truth Table

OUT Output can only be connected to one "source" GND - D "source" at a time

| Input | pMOS State   | nMOS state   | Output |
|-------|--------------|--------------|--------|
| 1     | Disconnected | Connected    | 0      |
| 0     | Connected    | Disconnected | 1      |
|       |              |              |        |

## PUN & PDN

- We can split our "NOT" circuit into two halves:
- Pull Up Network (PUN)
  - "Pulls" the output "Up" to "1"
- Can only contain pMOS Transistors
  - Pull Down Network (PDN)
    - "Pulls" the output "down" to "0"
- Can only contain nMOS Transistors



GND - D "source"

- Output can only be connected to "1" or "0" at any time Exactly one of PUN or PDN can be "ON" at a time
  - We will see more complex examples in a moment

## nMOS & pMOS in PUNs & PDNs

- In a digital circuit there are only two relevant voltage levels, the low voltage level, GND (0), and the high voltage level, Vdd (1).
  - An nMOS transistor is only ON when the gate voltage is <u>higher</u> than the source and drain voltages
  - A pMOS transistor is only ON when the gate voltage is <u>lower</u> than the source and drain voltages
- Therefore, an nMOS transistor can only be used to pass a low voltage and a pMOS transistor can only be used to pass a high voltage
- nMOS can only be used for the PDN
- pMOS can only be used for the PUN

NAND == NOT AND ==  $\sim$ (A & B) \*



NAND Transistor Level

A NAND == NOT AND ==  $\sim$  (A & B)

Sample Input: A=0, B=1





All NAND == NOT AND == ~(A & B)



NAND Transistor Level

Sample Input: A=1, B=1



Sample Input: A=0, B=1



NAND Transistor Level



28



pollev.com/tqm





pollev.com/tqm

Is this legal, if so, what's the truth table? If not, why?



This is the "not" circuit

pollev.com/tqm





pollev.com/tqm



pollev.com/tqm



pollev.com/tqm



pollev.com/tqm



pollev.com/tqm



#### **Lecture Outline**

- Physics Background
- CMOS Transistor
- CMOS Logical Circuits
- **CMOS Circuit Design**

# **Rules & Suggestions For Design**

- Rules:
  - You cannot have pMOS transistors in the PDN
  - You cannot have nMOS in the PUN
  - Exactly one of PDN/PUN must be "on" at a time
    - Cannot have neither connected to output
    - Cannot have both connected to output
  - Every transistor in the PDN must have a complimentary transistor in the PUN
    - When any transistor is PDN is ON, its compliment transistor is OFF
- Suggestions
  - Start with the PDN and then do the PUN (most find it easier)
  - Simplify logic before you design any part of the circuit

# **NOR Circuit Design Walkthrough**

- First, start with the Boolean Expression
  - NOR is NOT-OR, which is
    ~(A | B) <- statement for when output is 1 (True)</li>
- Since I like to start with PDN, find the cases when output is FALSE, then simplify
  - This can be done by negating the original expression
  - ~~(A | B) <- statement for when output is 0 (False)</li>
  - (A | B) <- simplified by identity property</li>

# NOR Circuit Design Walkthrough

- With the expression for the PDN (when output is 0), translate it to a circuit diagram for the PDN
  - OR's become transistors in parallel
  - AND's become transistors in series



# NOR Circuit PUN (Strategy 1)

- With the simplified expression for PDN, negate it to get the expression for PUN In this example, initial PUN expression is
  - (A | B) becomes ~(A | B)
  - Simplify
    - ~(A | B)
    - (~A & ~B) // by De Morgan's Law
- the same as the original expression. This is not always the case

From here, we can convert (~A & ~B) into a PUN

# NOR Circuit PUN (Strategy 1)

- ✤ From here, we can convert (~A & ~B) into a PUN
  - OR's become transistors in parallel
  - AND's become transistors in series
  - pMOS transistors have an implicit "NOT"
    - pMOS only turns on when input is low (0)



# NOR Circuit PUN (Strategy 2)

- Alternative way to get the PUN from the PDN
  - Series relations in PDN become Parallel relations in PUN
  - Parallel relations in PUN become Series relations in PUN
  - nMOS transistors become pMOS transistors

# **Completed NOR Circuit**

- Finally, all you have to do is combine the PDN and PUN
  - To be safe, check your work and create a truth table

