### ECE 552 / CPS 550 Advanced Computer Architecture I

### Lecture 15 Very Long Instruction Word Machines

Benjamin Lee Electrical and Computer Engineering Duke University

www.duke.edu/~bcl15 www.duke.edu/~bcl15/class/class\_ece252fall11.html



#### 13 November – Homework #4 Due

#### **Project Proposals**

Should receive comments by end of week.



#### Out-of-order Superscalar

- Objective: Increase instruction-level parallelism.
- Cost: Hardware logic/mechanisms to track dependencies and <u>dynamically</u> schedule independent instructions.

#### Hardware Complexity

- Instructions can issue, complete out-of-order.
- Instructions must commit in-order
- Implement Tomasulo's algorithm with a variety of structures
- Example: Reservation stations, reorder buffer, physical register file

#### Very Long Instruction Word (VLIW)

- Objective: Increase instruction-level parallelism.
- Cost: Software compilers/mechanisms to track dependencies and <u>statically</u> schedule independent instructions.



#### Fetch

- Load instruction by accessing memory at program counter (PC)
- Update PC using sequential address (PC+4) or branch prediction (BTB)

#### Decode/Rename

- Take instruction from fetch buffer
- Allocate resources, which are necessary to execute instruction:
  - (1) Destination physical register if instruction writes a register, rename
  - (2) Reorder buffer (ROB) entry support in-order commit
  - (3) Issue queue entry hold instruction as it waits for execution
  - (4) Memory buffer entry resolve dependencies through memory (next slide)
- Stall if resources unavailable
- Rename source/destination registers
- Update reorder buffer, issue queue, memory buffer



#### Allocate memory buffer entry

#### Store Instructions

- Calculate store-address and place in buffer
- Take store-data and place in buffer
- Instruction commits in-order when store-address, store-data ready

#### Load Instructions

- Calculate load-address and place in buffer
- Instruction searches memory buffer for stores with matching address
- Forward load data from in-flight stores with matching address
- Stall load if buffer contains stores with un-resolved addresses



#### Issue

- Instruction commits from reorder buffer
- A commit <u>wakes-up</u> an instruction by marking its sources ready
- <u>Select</u> logic determines which ready instructions should execute
- Issue when by sending instructions to functional unit

#### Execute

- Read operands from physical register file and/or forwarding path
- Execute instruction in functional unit
- Write result to physical register file, store buffer
- Produce exception status
- Write to reorder buffer



#### Commit

- Instructions can complete and update reorder buffer out-of-order
- Instructions commit from reorder buffer in-order

#### Exceptions

- Check for exceptions
- If exception raised, flush pipeline
- Jump to exception handler

#### **Release Resources**

- Free physical register used by last writer to same architected register
- Free reorder buffer slot
- Free memory buffer slot





- Lifetime (L) number of cycles an instruction spends in pipeline
- Lifetime depends on pipeline latency, time spent in reorder buffer
- Issue width (W) maximum number of instructions issued per cycle
- As W increases, issue logic must find more instructions to execute in parallel and keep pipeline busy.
- More instructions must be fetched, decoded, and queued.
- W x L instructions can impact any of the W issuing instructions (e.g. forwarding) and growth in hardware proportional to W x (W x L)

# Control Logic (MIPS R10000)



# Sequential Instruction Sets

Check instruction

dependencies



Schedule execution



#### Superscalar Compiler

- Takes sequential code (e.g., C, C++)
- Check instruction dependencies
- Schedule operations to preserve dependencies
- Produces sequential machine code (e.g., MIPS)

#### Superscalar Processor

- Takes sequential code (e.g., MIPS)
- Check instruction dependencies
- Schedule operations to preserve dependencies

#### Inefficiency of Superscalar Processors

- Performs dependency, scheduling dynamically in hardware
- Expensive logic rediscovers schedules that a compiler could have found





*Two Floating-Point Units, Four Cycle Latency* 

- Multiple operations packed into one instruction format
- Instruction format is fixed, each slot supports particular instruction type
- Constant operation latencies are specified (e.g., 1 cycle integer op)
- Software schedules operations into instruction format, guaranteeing
  - (1) Parallelism within an instruction no RAW checks between ops
  - (2) No data use before ready no data interlocks/stalls



#### Schedule operations to maximize parallel execution

- Fill operation slots

#### Guarantee intra-instruction parallelism

- Ensure operations within same instruction are independent

#### Schedule to avoid data hazards

- Separate options with explicit NOPs





- The latency of each instruction is fixed (e.g., 3 cycle ld, 4 cycle fadd)
- Instr-1: Load A[i] and increment i (r1) in parallel
- Instr-2: Wait for load
- Instr-3: Wait for add. Store B[i], increment i (r2), branch in parallel
- How many flops / cycle? <u>1 fadd / 8 cycles = 0.125</u>
  ECE 552 / CPS 550



- Unroll inner loop to perform k iterations of computation at once.
- If N is not a multiple of unrolling factor k, insert clean-up code
- Example: unroll inner loop to perform 4 iterations at once



| oop: | Id f1, 0(r1)<br>Id f2, 8(r1)<br>Id f3, 16(r1)<br>Id f4, 24(r1)<br>add r1, 32<br>fadd r1, 32<br>fadd f5, f0, f1<br>fadd f6, f0, f2<br>fadd f6, f0, f2<br>fadd f7, f0, f3<br>fadd f8, f0, f4<br>sd f5, 0(r2)<br>sd f6, 8(r2)<br>sd f6, 8(r2)<br>sd f7, 16(r2)<br>sd f8, 24(r2)<br>add r2, 32 |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | bne r1, r3, loop                                                                                                                                                                                                                                                                           |
|      |                                                                                                                                                                                                                                                                                            |



- Unroll loop to execute 4 iterations
- Reduces number of empty operation slots
- How many flops/cycle? <u>4 fadds / 11 cycles = 0.36</u>



#### Exploit independent loop iterations

- If loop iterations are independent, then get more parallelism by scheduling instructions from different iterations
- Example: Loop iterations are independent in the code sequence below.
- Construct the data-flow graph for one iteration

for (i=0; i<N; i++) B[i] = A[i] + C;







<u>Pipelined</u>



# Scheduling SW Pipelined Loops

| Unroll the loop to perform 4 iterations at                                                                                 | Int1   | Int 2  | M1    | M2    | FP+     | FPx |
|----------------------------------------------------------------------------------------------------------------------------|--------|--------|-------|-------|---------|-----|
| once. Then SW pipeline.<br>for (i=0; i <n; i++)<="" td=""><td></td><td></td><td>ld f1</td><td></td><td></td><td></td></n;> |        |        | ld f1 |       |         |     |
| B[i] = A[i] + C;                                                                                                           |        |        | ld f2 |       |         |     |
| loop: ld f1, 0(r1)                                                                                                         |        |        | ld f3 |       |         |     |
| Id f2, 8(r1)                                                                                                               | add r1 |        | ld f4 |       |         |     |
| ld f3, 16(r1)                                                                                                              |        |        | ld f1 |       | fadd f5 |     |
| ld f4, 24(r1)                                                                                                              |        |        | ld f2 |       | fadd f6 |     |
| add r1, 32                                                                                                                 |        |        | ld f3 |       | fadd f7 |     |
| fadd f5, f0, f1                                                                                                            | add r1 |        | ld f4 |       | fadd f8 |     |
| fadd f6, f0, f2                                                                                                            |        |        | ld f1 | sd f5 | fadd f5 |     |
| fadd f7, f0, f3 steady                                                                                                     |        |        | ld f2 | sd f6 | fadd f6 |     |
| fadd f8, f0, f4                                                                                                            |        | add r2 | ld f3 | sd f7 | fadd f7 |     |
| sd f5, 0(r2)                                                                                                               | add r1 | bne    | ld f4 | sd f8 | fadd f8 |     |
| sd f6, 8(r2)                                                                                                               |        |        |       | sd f5 | fadd f5 |     |
| sd f7, 16(r2)                                                                                                              |        |        |       | sd f6 | fadd f6 |     |
| add r2, 32 drain 🗸                                                                                                         |        | add r2 |       | sd f7 | fadd f7 |     |
| sd f8, -8(r2)                                                                                                              |        | bne    |       | sd f8 | fadd f8 |     |
| bne r1, r3, loop                                                                                                           |        |        |       | sd f5 |         |     |
| ECE 552 / CPS 550                                                                                                          |        |        |       |       | ·       |     |



## What if there are no loops?



- Basic block defined by sequence of consecutive instructions. Every basic block ends with a branch.
- Instruction-level parallelism is hard to find in basic blocks
- Basic blocks illustrated by control flow graph





- A <u>trace</u> is a sequence of basic blocks (a.k.a., long string of straight-line code)
- <u>Trace Selection:</u> Use profiling or compiler heuristics to find common sequences/paths
- <u>Trace Compaction:</u> Schedule whole trace into few VLIW instructions.
- Add fix-up code to cope with branches jumping out of trace. Undo instructions if control flower diverges from trace.



#### **Object Code Challenges**

- Compatibility: Need to recompile code for every VLIW machine, even across generations.
- Compatibility: Code specific to operation slots in instruction format and latencies of operations
- Code Size: Instruction padding wastes instruction memory/cache with nops for unfilled slots.
- Code Size: Loop unrolling, software pipelining increases code footprint.

#### Scheduling Variable Latency Operations

- Effective schedules rely on known instruction latencies
- Caches, memories produce unpredictable variability



#### **Object Code Challenges**

- Compatibility: Need to recompile code for every VLIW machine, even across generations.
- Compatibility: Code specific to operation slots in instruction format and latencies of operations
- Code Size: Instruction padding wastes instruction memory/cache with nops for unfilled slots.
- Code Size: Loop unrolling, software pipelining increases code footprint.

#### Scheduling Variable Latency Operations

- Effective schedules rely on known instruction latencies
- Caches, memories produce unpredictable variability



#### Explicitly Parallel Instruction Computing (EPIC)

- Computer architecture style (e.g., CISC, RISC, EPIC)

#### IA-64

- Instruction set architecture (e.g., x86, MIPS, IA-64)
- IA-64 Intel Architecture 64-bit

#### Implementations

- Merced, first implementation, 2001
- McKinley, second implementation, 2002
- Poulson, recent implementation, 2011



## Intel Itanium, EPIC IA-64



- Eight cores
- 1-cycle 16KB L1 I&D caches
- 9-cycle 512KB L2 I-cache
- 8-cycle 256KB L2 D-cache
- 32 MB shared L3 cache
- 544mm<sup>2</sup> in 32nm CMOS
- 3 billion transistors

- Cores are 2-way multithreaded
- Each VLIW word is 128-bits, containing 3 instructions (op slots)
- Fetch 2 words per cycle  $\rightarrow$  6 instructions (op slots)
- Retire 4 words per cycle  $\rightarrow$  12 instructions (op slots)



#### Challenge

- Mispredicted branches limit ILP
- Trace selection groups basic blocks into larger ones
- Trace compaction schedules instructions into a single VLIW
- Requires fix-up code for branches that exit trace

#### Solution – Predicated Execution

- Eliminate hard to predict branches with predicated execution
- IA-64 instructions can be executed conditionally under predicate
- Instruction becomes a NOP if predicate register is false







#### Software Instruction-level Parallelism (VLIW)

- Compiler complexity
- Code size explosion
- Unpredictable branches
- Variable memory latency and unpredictable cache behavior

#### **Current Status**

- Despite several attempts, VLIW has failed in general-purpose computing
- VLIW hardware complexity similar to in-order, superscalar hardware complexity. Limited advantage on large, complex applications
- Successful in embedded digital signal processing; friendly code



#### Out-of-order Superscalar

• Hardware complexity increases super-linearly with issue-width.

#### Very Long Instruction Word (VLIW)

- Compiler explicitly schedules parallel instructions
- Unrolling and software pipelining loops

#### Predication

- Mitigates branches in VLIW machines
- Predicate operations. If predicate false, operation does not affect architected state.
- Mahlke et al. "A comparison of full and partial predicated execution support for ILP processors" 1995.



These slides contain material developed and copyright by

- Arvind (MIT)
- Krste Asanovic (MIT/UCB)
- Joel Emer (Intel/MIT)
- James Hoe (CMU)
- Arvind Krishnamurthy (U. Washington)
- John Kubiatowicz (UCB)
- Alvin Lebeck (Duke)
- David Patterson (UCB)
- Daniel Sorin (Duke)