# CIS 501 Computer Architecture

Unit 5: Caches

Slides developed by Milo Martin & Amir Roth at the University of Pennsylvania with sources that included University of Wisconsin slides by Mark Hill, Guri Sohi, Jim Smith, and David Wood.

CIS 501 (Martin): Caches

# Readings

- MA:FSPTCM
  - Section 2.2
  - Sections 6.1, 6.2, 6.3.1
- Paper:
  - Jouppi, "Improving Direct-Mapped Cache Performance by the Addition of a Small Fully-Associative Cache and Prefetch Buffers", ISCA 1990
    - ISCA's "most influential paper award" awarded 15 years later

### This Unit: Caches



- · Basic memory hierarchy concepts
  - Speed vs capacity
- Caches
- Advanced memory hierarchy
- Later
  - Virtual memory
- Note: basic caching should be review, but some new stuff

CIS 501 (Martin): Caches 2

### Start-of-class Exercise

- You're a researcher
  - You frequently use books from the library
  - Your productivity is reduced while waiting for books
- How do you:
  - Coordinate/organize/manage the books?
    - Fetch the books from the library when needed
  - How do you reduce overall waiting?
    - What techniques can you apply?
    - Consider both simple & more clever approaches

CIS 501 (Martin): Caches 3 CIS 501 (Martin): Caches 4

1

# **Analogy Partly Explained**

- You're a processor designer
  - The processor frequently use data from the memory
  - The **processor's performance** is reduced while waiting for **data**
- How does the **processor**:
  - Coordinate/organize/manage the data
    - Fetch the **data** from the **memory** when needed
  - How do you reduce overall **memory latency**?
    - What techniques can you apply?
    - Consider both simple & more clever approaches

CIS 501 (Martin): Caches 5

# **Memories (SRAM & DRAM)**

# **Big Picture Motivation**

- Processor can compute only as fast as memory
  - A 3Ghz processor can execute an "add" operation in 0.33ns
  - Today's "Main memory" latency is more than 33ns
  - Naïve implementation: loads/stores can be 100x slower than other operations
- Unobtainable goal:
  - Memory that operates at processor speeds
  - Memory as large as needed for all running programs
  - Memory that is cost effective
- Can't achieve all of these goals at once
  - Example: latency of an SRAM is at least: sqrt(number of bits)

CIS 501 (Martin): Caches 6

# Types of Memory

#### • Static RAM (SRAM)

- 6 or 8 transistors per bit
  - Two inverters (4 transistors) + transistors for reading/writing
- Optimized for speed (first) and density (second)
- Fast (sub-nanosecond latencies for small SRAM)
  - Speed roughly proportional to its area
- Mixes well with standard processor logic

#### Dynamic RAM (DRAM)

- 1 transistor + 1 capacitor per bit
- · Optimized for density (in terms of cost per bit)
- Slow (>40ns internal access, ~100ns pin-to-pin)
- Different fabrication steps (does not mix well with logic)

• Nonvolatile storage: Magnetic disk, Flash RAM

CIS 501 (Martin): Caches 7 CIS 501 (Martin): Caches 8

# **SRAM Circuit Implementation**



- SRAM:
  - Six transistors (6T) cells
  - 4 for the cross-coupled inverters
  - · 2 access transistors
- "Static"
  - Cross-coupled inverters hold state
- To read
  - Equalize (pre-charge to 0.5), swing, amplify

9

- To write
  - Overwhelm

### DRAM



- DRAM: dynamic RAM
  - Bits as capacitors
  - Transistors as ports
  - "1T" cells: one access transistor per bit
- "Dynamic" means
  - Capacitors not connected to power/ground
  - Stored charge decays over time
  - Must be explicitly refreshed
- Designed for density
  - + ~6-8X denser than SRAM
  - But slower too

CIS 501 (Martin): Caches

10

# **DRAM: Capacitor Storage**



- DRAM process
  - Same basic materials/steps as CMOS
  - But optimized for DRAM
- Trench capacitors
  - · Conductor in insulated trenches
    - Stores charge (or lack of charge)
  - Stored charge leaks over time
- IBM's "embedded" (on-chip) DRAM
  - Fabricate processors with some DRAM
  - Denser than on-chip SRAM
  - Slower than on-chip SRAM
  - More processing steps (more \$\$\$)

# Memory & Storage Technologies

- Cost what can \$200 buy (2009)?
  - SRAM: 16MB
  - DRAM: 4,000MB (4GB) 250x cheaper than SRAM
  - Flash: 64,000MB (64GB) 16x cheaper than DRAM
  - Disk: 2,000,000MB (2TB) 32x vs. Flash (512x vs. DRAM)
- Latency
  - SRAM: <1 to 2ns (on chip)
  - DRAM: ~50ns 100x or more slower than SRAM
  - Flash: 75,000ns (75 microseconds) 1500x vs. DRAM
  - Disk: 10,000,000ns (10ms) 133x vs Flash (200,000x vs DRAM)
- Bandwidth
  - SRAM: 300GB/sec (e.g., 12-port 8-byte register file @ 3Ghz)
  - DRAM: ~25GB/s
  - Flash: 0.25GB/s (250MB/s), 100x less than DRAM
  - Disk: 0.1 GB/s (100MB/s), 250x vs DRAM, sequential access only

CIS 501 (Martin): Caches

12

# Memory Technology Trends



CIS 501 (Martin): Caches

# **The Memory Hierarchy**

# The "Memory Wall"



- Processors are get faster more quickly than memory (note log scale)
  - Processor speed improvement: 35% to 55%
  - Memory latency improvement: 7%

CIS 501 (Martin): Caches

# Known From the Beginning

"Ideally, one would desire an infinitely large memory capacity such that any particular word would be immediately available ... We are forced to recognize the possibility of constructing a hierarchy of memories, each of which has a greater capacity than the preceding but which is less quickly accessible."

Burks, Goldstine, VonNeumann
"Preliminary discussion of the logical design of an
electronic computing instrument"

IAS memo 1946

CIS 501 (Martin): Caches 15 CIS 501 (Martin): Caches 16

# Locality to the Rescue

#### Locality of memory references

- · Property of real programs, few exceptions
- Books and library analogy (next slide)

#### Temporal locality

- Recently referenced data is likely to be referenced again soon
- Reactive: cache recently used data in small, fast memory

#### Spatial locality

- More likely to reference data near recently referenced data
- Proactive: fetch data in large chunks to include nearby data
- Holds for data and instructions

CIS 501 (Martin): Caches 17

# Library Analogy Explained

- Registers 

  books on your desk
  - Actively being used, small capacity
- Caches 
   ⇔ bookshelves
  - Moderate capacity, pretty fast to access
- Main memory ↔ library
  - Big, holds almost all data, but slow
- Disk (virtual memory) ↔ inter-library loan
  - Very slow, but hopefully really uncommon

# Library Analogy

- Consider books in a library
- Library has lots of books, but it is slow to access
  - Far away (time to walk to the library)
  - Big (time to walk within the library)
- How can you avoid these latencies?
  - · Check out books, take them home with you
    - Put them on desk, on bookshelf, etc.
  - · But desks & bookshelves have limited capacity
    - Keep recently used books around (temporal locality)
    - Grab books on related topic at the same time (spatial locality)
    - Guess what books you'll need in the future (prefetching)

CIS 501 (Martin): Caches

# **Exploiting Locality: Memory Hierarchy**



- Hierarchy of memory components
  - Upper components
    - Fast ↔ Small ↔ Expensive
  - Lower components
    - Slow ↔ Big ↔ Cheap
- Connected by "buses"
  - · Which also have latency and bandwidth issues
- · Most frequently accessed data in M1
  - M1 + next most frequently accessed in M2, etc.
  - Move data up-down hierarchy
- · Optimize average access time
  - latency<sub>avg</sub> = latency<sub>hit</sub> + %<sub>miss</sub>\* latency<sub>miss</sub>
  - Attack each component

CIS 501 (Martin): Caches 19 CIS 501 (Martin): Caches 20

# Concrete Memory Hierarchy



• 0th level: Registers

1st level: **Primary caches** 

- Split instruction (I\$) and data (D\$)
- Typically 8KB to 64KB each
- 2nd level: 2nd and 3rd cache (L2, L3)
  - On-chip, typically made of SRAM
  - 2<sup>nd</sup> level typically ~256KB to 512KB
  - "Last level cache" typically 4MB to 16MB
- 3rd level: main memory
  - Made of DRAM ("Dynamic" RAM)
  - Typically 1GB to 4GB for desktops/laptops
    - Servers can have 100s of GB
- 4th level: disk (swap and files)
  - Uses magnetic disks or flash drives 21

### **Evolution of Cache Hierarchies**



• Chips today are 30–70% cache by area

CIS 501 (Martin): Caches 22

# This Unit: Caches

CIS 501 (Martin): Caches



- "Cache": hardware managed
  - Hardware automatically retrieves missing data
  - Built from fast SRAM, usually on-chip today
  - In contrast to off-chip, DRAM "main memory"
- Cache organization
  - ABC
  - Miss classification
- High-performance techniques
  - Reducing misses
  - Improving miss penalty
  - Improving hit latency
- Some example performance calculations

# Memory and Disk



- Main memory
  - DRAM-based memory systems
  - Virtual memory
- Disks and Storage
  - · Disks vs Flash
  - Disk arrays (for performance and reliability)
- Not covering disks this year
  - · Make room for more on multicore

CIS 501 (Martin): Caches 23 CIS 501 (Martin): Caches 24

# **Cache Basics**

CIS 501 (Martin): Caches 25

# **Basic Memory Array Structure**

- Number of entries
  - 2<sup>n</sup>, where n is number of address bits
  - Example: 1024 entries, 10 bit address
  - Decoder changes n-bit address to 2<sup>n</sup> bit "one-hot" signal
  - One-bit address travels on "wordlines"
- Size of entries
  - Width of data accessed
  - Data travels on "bitlines"
  - 256 bits (32 bytes) in example



### Warmup

- What is a "hash table"?
  - · What is it used for?
  - How does it work?
- Short answer:
  - Maps a "key" to a "value"
    - Constant time lookup/insert
  - Have a table of some size, say N, of "buckets"
  - Take a "key" value, apply a hash function to it
  - Insert and lookup a "key" at "hash(key) modulo N"
    - Need to store the "key" and "value" in each bucket
    - Need to check to make sure the "key" matches
  - Need to handle conflicts/overflows somehow (chaining, re-hashing)

# FYI: Physical Memory Layout

Logical layout

CIS 501 (Martin): Caches

- Arrays are vertically contiguous
- Physical layout roughly square
  - Vertical partitioning to minimize wire lengths
  - H-tree: horizontal/vertical partitioning layout
    - Applied recursively
    - Each node looks like an H





28

26

CIS 501 (Martin): Caches 27

# Physical Cache Layout

• Arrays and h-trees make caches easy to spot in μgraphs



CIS 501 (Martin): Caches 29

# Knowing that You Found It: Tags



# Caches: Finding Data via Indexing



# Calculating Tag Overhead

- "32KB cache" means cache holds 32KB of data
  - Called capacity
  - Tag storage is considered overhead
- Tag overhead of 32KB cache with 1024 32B frames
  - 32B frames → 5-bit offset
  - 1024 frames → 10-bit index
  - 32-bit address 5-bit offset 10-bit index = 17-bit tag
  - (17-bit tag + 1-bit valid)\* 1024 frames = 18Kb tags = 2.2KB tags
  - ~6% overhead
- What about 64-bit addresses?
  - Tag increases to 49 bits, ~20% overhead (worst case)

CIS 501 (Martin): Caches 32

# Handling a Cache Miss

- What if requested data isn't in the cache?
  - How does it get in there?
- Cache controller: finite state machine
  - Remembers miss address
  - Accesses next level of memory
  - · Waits for response
  - · Writes data/tag into proper locations
  - All of this happens on the fill path
  - Sometimes called backside

CIS 501 (Martin): Caches

33

### **CPI Calculation with Cache Misses**

- Parameters
  - Simple pipeline with base CPI of 1
  - Instruction mix: 30% loads/stores
  - I\$:  $\%_{miss} = 2\%$ ,  $t_{miss} = 10$  cycles
  - D\$:  $\%_{miss} = 10\%$ ,  $t_{miss} = 10$  cycles
- What is new CPI?
  - $CPI_{T_s} = \%_{missT_s} *t_{miss} = 0.02*10 \text{ cycles} = 0.2 \text{ cycle}$
  - $CPI_{Ds} = \%_{load/store} *\%_{missDs} *t_{missDs} = 0.3 * 0.1*10 \text{ cycles} = 0.3 \text{ cycle}$
  - $CPI_{new} = CPI + CPI_{1\$} + CPI_{D\$} = 1 + 0.2 + 0.3 = 1.5$

# Cache Performance Equation



- For a cache
  - Access: read or write to cache
  - Hit: desired data found in cache
  - · Miss: desired data not found in cache
    - Must get from another component
    - No notion of "miss" in register file
  - Fill: action of placing data into cache
  - % (miss-rate): #misses / #accesses
  - thir: time to read data from (write data to) cache
  - t<sub>miss</sub>: time to read data into cache
- Performance metric: average access time

$$t_{avg} = t_{hit} + (\%_{miss} * t_{miss})$$

CIS 501 (Martin): Caches 34

#### Calculations: Book versus Lecture Notes

- My calculation equation:
  - latency<sub>ava</sub> = latency<sub>hit</sub> + %<sub>miss</sub> \* latency<sub>miss additional</sub>
- The book uses a different equation:
  - latency<sub>avg</sub> = (latency<sub>hit</sub> \* %<sub>hit</sub>) + (latency<sub>miss\_total</sub> \* (1 %<sub>hit</sub>))
- These are actually the same:
  - latency<sub>miss total</sub> = latency<sub>miss additional</sub> + latency<sub>hit</sub>
  - %<sub>hit</sub> = 1 %<sub>miss</sub>, so: latency<sub>avg</sub> =
  - = (latency<sub>hit</sub> \* %<sub>hit</sub>) + (latency<sub>miss total</sub> \* (1 %<sub>hit</sub>))
  - = (latency<sub>hit</sub> \* (1 %<sub>miss</sub>)) + (latency<sub>miss total</sub> \* %<sub>miss</sub>)
  - = latency<sub>hit</sub> + latency<sub>hit</sub> \* (- %<sub>miss</sub>) + (latency<sub>miss total</sub> \* %<sub>miss</sub>)
  - = latency<sub>hit</sub> + (%<sub>miss</sub> \* -1 \* (latency<sub>hit</sub> latency<sub>miss total</sub>))
  - = latency<sub>hit</sub> + (%<sub>miss</sub> \* (latency<sub>miss total</sub> latency<sub>hit</sub>))
  - = latency<sub>hit</sub> + (%<sub>miss</sub> \* (latency<sub>miss total</sub> latency<sub>hit</sub>))
  - = latency<sub>hit</sub> + (%<sub>miss</sub> \* latency<sub>miss additional</sub>)

# Measuring Cache Performance

- Ultimate metric is t<sub>avq</sub>
  - Cache capacity and circuits roughly determines thit
  - Lower-level memory structures determine t<sub>miss</sub>
  - Measure %<sub>miss</sub>
    - Hardware performance counters
    - Simulation

# Cache Examples

- 4-bit addresses → 16B memory
  - Simpler cache diagrams than 32-bits
- 8B cache, 2B blocks

tag (1 bit) index (2 bits) 1 bit

- Figure out number of sets: 4 (capacity / block-size)
- Figure out how address splits into offset/index/tag bits
  - Offset: least-significant  $log_2(block-size) = log_2(2) = 1 \rightarrow 0000$
  - Index: next  $log_2(number-of-sets) = log_2(4) = 2 \rightarrow 0000$
  - Tag: rest =  $4 1 2 = 1 \rightarrow 0000$

CIS 501 (Martin): Caches 37 CIS 501 (Martin): Caches 38

# 4-bit Address, 8B Cache, 2B Blocks



# 4-bit Address, 8B Cache, 2B Blocks



# 4-bit Address, 8B Cache, 2B Blocks



### **Block Size**

• Given capacity, manipulate %<sub>miss</sub> by changing organization



# Capacity and Performance

- Simplest way to reduce %<sub>miss</sub>: increase capacity
  - + Miss rate decreases monotonically
    - "Working set": insns/data program is actively using
    - Diminishing returns
  - However t<sub>hit</sub> increases
    - Latency proportional to sqrt(capacity)
  - t<sub>avg</sub>?



• Given capacity, manipulate %<sub>miss</sub> by changing organization

CIS 501 (Martin): Caches

# Block Size and Tag Overhead

- Tag overhead of 32KB cache with 1024 32B frames
  - 32B frames → 5-bit offset
  - 1024 frames → 10-bit index
  - 32-bit address 5-bit offset 10-bit index = 17-bit tag
  - (17-bit tag + 1-bit valid) \* 1024 frames = 18Kb tags = 2.2KB tags
  - ~6% overhead
- Tag overhead of 32KB cache with 512 64B frames
  - 64B frames → 6-bit offset
  - 512 frames → 9-bit index
  - 32-bit address 6-bit offset 9-bit index = 17-bit tag
  - (17-bit tag + 1-bit valid) \* 512 frames = 9Kb tags = 1.1KB tags
  - + ~3% overhead

CIS 501 (Martin): Caches 44

# 4-bit Address, 8B Cache, 4B Blocks



# 4-bit Address, 8B Cache, 4B Blocks



### Effect of Block Size on Miss Rate

- Two effects on miss rate
  - + Spatial prefetching (good)
    - For blocks with adjacent addresses
    - Turns miss/miss into miss/hit pairs
  - Interference (bad)
    - For blocks with non-adjacent addresses (but in adjacent frames)
    - Turns hits into misses by disallowing simultaneous residence
    - · Consider entire cache as one big block
- · Both effects always present
  - · Spatial prefetching dominates initially
    - · Depends on size of the cache
  - · Good block size is 16-128B
    - Program dependent

# **Block Size and Miss Penalty**

- Does increasing block size increase t<sub>miss</sub>?
  - Don't larger blocks take longer to read, transfer, and fill?
  - They do, but...
- t<sub>miss</sub> of an isolated miss is not affected
  - Critical Word First / Early Restart (CRF/ER)
  - Requested word fetched first, pipeline restarts immediately
  - Remaining words in block transferred/filled in the background
- t<sub>miss</sub>'es of a cluster of misses will suffer
  - Reads/transfers/fills of two misses can't happen at the same time
  - Latencies can start to pile up
  - This is a bandwidth problem

 $\%_{\rm miss}$ 

Block Size

### **Cache Conflicts**



# **Set-Associativity**



# **Set-Associativity**



# Replacement Policies

- Set-associative caches present a new design choice
  - On cache miss, which block in set to replace (kick out)?
- Some options
  - Random
  - FIFO (first-in first-out)
  - LRU (least recently used)
    - Fits with temporal locality, LRU = least likely to be used in future
  - NMRU (not most recently used)
    - An easier to implement approximation of LRU
    - Is LRU for 2-way set-associative caches
  - Belady's: replace block that will be used furthest in future
    - Unachievable optimum
  - Which policy is simulated in previous example?

# LRU and Miss Handling

- Add **LRU** field to each set
  - · "Least recently used"
  - LRU data is encoded "way"
  - Hit? update MRU
- LRU bits updated on each access



CIS 501 (Martin): Caches

# 4-bit Address, 8B Cache, 2B Blocks, 2-way



# 4-bit Address, 8B Cache, 2B Blocks, 2-way



# 4-bit Address, 8B Cache, 2B Blocks, 2-way



# Associativity and Performance

- Higher associative caches
  - + Have better (lower)  $\%_{\text{miss}}$ 
    - Diminishing returns
  - However t<sub>hit</sub> increases
    - The more associative, the slower
  - What about t<sub>avq</sub>?



57

- Block-size and number of sets should be powers of two
  - Makes indexing easier (just rip bits out of the address)
- 3-way set-associativity? No problem

# Implementing Set-Associative Caches

CIS 501 (Martin): Caches

# Option#1: Parallel Tag Access

- Data and tags actually physically separate
  - Split into two different memory structures
- Option#1: read both structures in parallel:



# Option#2: Serial Tag Access

CIS 501 (Martin): Caches



58

# Best of Both? Way Prediction



# High (Full) Associative Caches with CAMs

- CAM: content addressable memory
  - Array of words with **built-in comparators**
  - No separate "decoder" logic
  - Input is value to match (tag)
  - Generates 1-hot encoding of matching slot
- Fully associative cache
  - Tags as CAM, data as RAM
  - Effective but somewhat expensive
    - But cheaper than any other way
  - Used for high (16-/32-way) associativity
  - No good way to build 1024-way associativity
  - + No real need for it, either
- CAMs are used elsewhere, too



# High (Full) Associative Caches

- How to implement full (or at least high) associativity?
  - This way is terribly inefficient
  - Matching each tag is needed, but not reading out each tag no index bits



# **Improving Effectiveness of Memory Hierarchy**

CIS 501 (Martin): Caches 64

# Classifying Misses: 3C Model

- Divide cache misses into three categories
  - Compulsory (cold): never seen this address before
    - Would miss even in infinite cache
  - Capacity: miss caused because cache is too small
    - · Would miss even in fully associative cache
    - Identify? Consecutive accesses to block separated by access to at least N other distinct blocks (N is number of frames in cache)
  - Conflict: miss caused because cache associativity is too low
    - Identify? All other misses
  - (Coherence): miss due to external invalidations
    - Only in shared memory multiprocessors (later)
- Calculated by multiple simulations
  - Simulate infinite cache, fully-associative cache, normal cache
  - Subtract to find each count

CIS 501 (Martin): Caches

# Reducing Conflict Misses: Victim Buffer

- Conflict misses: not enough associativity
  - High-associativity is expensive, but also rarely needed
    - 3 blocks mapping to same 2-way set
- Victim buffer (VB): small fully-associative cache
  - Sits on I\$/D\$ miss path
  - Small so very fast (e.g., 8 entries)
  - Blocks kicked out of I\$/D\$ placed in VB
  - On miss, check VB: hit? Place block back in I\$/D\$
  - 8 extra ways, shared among all sets
    - + Only a few sets will need it at any given time
  - + Very effective in practice



65

### Miss Rate: ABC

- Why do we care about 3C miss model?
  - So that we know what to do to eliminate misses
  - If you don't have conflict misses, increasing associativity won't help

#### Associativity

- + Decreases conflict misses
- Increases latency<sub>bit</sub>
- Block size
  - Increases conflict/capacity misses (fewer frames)
  - + Decreases compulsory/capacity misses (spatial locality)
  - No significant effect on latency<sub>hit</sub>

#### Capacity

- + Decreases capacity misses
- Increases latency<sub>hit</sub>

CIS 501 (Martin): Caches 66

# Overlapping Misses: Lockup Free Cache

- Lockup free: allows other accesses while miss is pending
  - Consider: Load [r1] -> r2; Load [r3] -> r4; Add r2, r4 -> r5
  - Handle misses in parallel
    - "memory-level parallelism"
  - Makes sense for...
    - Processors that can go ahead despite D\$ miss (out-of-order)
  - Implementation: miss status holding register (MSHR)
    - Remember: miss address, chosen frame, requesting instruction
    - When miss returns know where to put block, who to inform
  - Common scenario: "hit under miss"
    - Handle hits while miss is pending
    - Easy
  - Less common, but common enough: "miss under miss"
    - · A little trickier, but common anyway
    - Requires multiple MSHRs: search to avoid frame conflicts

# Software Restructuring: Data

- Capacity misses: poor spatial or temporal locality
  - Several code restructuring techniques to improve both
  - Compiler must know that restructuring preserves semantics
- Loop interchange: spatial locality
  - Example: row-major matrix: x[i][j] followed by x[i][j+1]
  - Poor code: x[i][j] followed by x[i+1][j] for (j = 0; j<NCOLS; j++)</li>

```
for (j = 0; j<NCOLS; j++)
  for (i = 0; i<NROWS; i++)
    sum += X[i][j];</pre>
```

· Better code

```
for (i = 0; i<NROWS; i++)
  for (j = 0; j<NCOLS; j++)
    sum += X[i][j];</pre>
```

CIS 501 (Martin): Caches

69

71

# Software Restructuring: Code

- Compiler an layout code for temporal and spatial locality
  - If (a) { code1; } else { code2; } code3;
  - But, code2 case never happens (say, error condition)



• Fewer taken branches, too

### Software Restructuring: Data

- Loop blocking: temporal locality
  - Poor code

```
for (k=0; k<NUM_ITERATIONS; k++)
for (i=0; i<NUM_ELEMS; i++)
    X[i] = f(X[i]); // for example</pre>
```

- Better code
  - Cut array into CACHE SIZE chunks
  - Run all phases on one chunk, proceed to next chunk

```
for (i=0; i<NUM_ELEMS; i+=CACHE_SIZE)
  for (k=0; k<NUM_ITERATIONS; k++)
    for (j=0; j<CACHE_SIZE; j++)
        X[i+j] = f(X[i+j]);</pre>
```

- Assumes you know cache size, do you?
- Loop fusion: similar, but for multiple consecutive loops

CIS 501 (Martin): Caches 70

# Prefetching

- **Prefetching**: put blocks in cache proactively/speculatively
  - Key: anticipate upcoming miss addresses accurately
    - · Can do in software or hardware
  - Simple example: next block prefetching
    - Miss on address X → anticipate miss on X+block-size
    - + Works for insns: sequential execution
    - + Works for data: arrays
  - Timeliness: initiate prefetches sufficiently in advance
  - Coverage: prefetch for as many misses as possible
  - Accuracy: don't pollute with unnecessary data prefetch logic
    - It evicts useful data



# Software Prefetching

- Use a special "prefetch" instruction
  - Tells the hardware to bring in data, doesn't actually read it
  - Just a hint
- Inserted by programmer or compiler
- Example

```
int tree_add(tree_t* t) {
  if (t == NULL) return 0;
   __builtin_prefetch(t->left);
  return t->val + tree_add(t->right) + tree_add(t->left);
}
```

- 20% performance improvement for large trees (>1M nodes)
  - But ~15% slowdown for small trees (<1K nodes)
- Multiple prefetches bring multiple blocks in parallel
  - More "Memory-level" parallelism (MLP)

CIS 501 (Martin): Caches 73

# What About Stores? Handling Cache Writes

# **Hardware Prefetching**

- What to prefetch?
  - Use a hardware table to detect strides, common patterns

#### Stride-based sequential prefetching

- Can also do N blocks ahead to hide more latency
- + Simple, works for sequential things: insns, array data
- + Works better than doubling the block size

#### • Address-prediction

- Needed for non-sequential data: lists, trees, etc.
- Large table records (miss-addr → next-miss-addr) pairs
- On miss, access table to find out what will miss next
  - It's OK for this table to be large and slow

CIS 501 (Martin): Caches 74

#### Write Issues

- So far we have looked at reading from cache
  - Instruction fetches, loads
- What about writing into cache
  - Stores, not an issue for instruction caches (why they are simpler)
- Several new issues
  - Tag/data access
  - Write-through vs. write-back
  - Write-allocate vs. write-not-allocate
  - Hiding write miss latency

CIS 501 (Martin): Caches 75 CIS 501 (Martin): Caches 76

# Tag/Data Access

- · Reads: read tag and data in parallel
  - Tag mis-match → data is wrong (OK, just stall until good data arrives)
- Writes: read tag, write data in parallel? No. Why?
  - Tag mis-match → clobbered data (oops)
  - For associative caches, which way was written into?
- Writes are a pipelined two step (multi-cycle) process
  - Step 1: match tag
  - Step 2: write to matching way
  - · Bypass (with address check) to avoid load stalls
  - May introduce structural hazards

CIS 501 (Martin): Caches 77

# Write Propagation Comparison

#### Write-through

- Requires additional bus bandwidth
  - Consider repeated write hits
- Next level must handle small writes (1, 2, 4, 8-bytes)
- + No need for dirty bits in cache
- + No need to handle "writeback" operations
  - Simplifies miss handling (no write-back buffer)
- Sometimes used for L1 caches (for example, by IBM)

#### Write-back

- + Key advantage: uses less bandwidth
- Reverse of other pros/cons above
- · Used by Intel, AMD, and ARM
- Second-level and beyond are generally write-back caches

# Write Propagation

- When to propagate new value to (lower level) memory?
- Option #1: Write-through: immediately
  - On hit, update cache
  - · Immediately send the write to the next level
- Option #2: Write-back: when block is replaced
  - Requires additional "dirty" bit per block
    - Replace clean block: no extra traffic
    - Replace dirty block: extra "writeback" of block
  - + Writeback-buffer (WBB):
    - Hide latency of writeback (keep off critical path) WBB
    - Step#1: Send "fill" request to next-level
    - Step#2: While waiting, write dirty block to buffer
    - Step#3: When new blocks arrives, put it into cache

Next-level-\$

• Step#4: Write buffer contents to next-level

CIS 501 (Martin): Caches 78

# Write Miss Handling

- How is a write miss actually handled?
- Write-allocate: fill block from next level, then write it
  - + Decreases read misses (next read to block will hit)
  - Requires additional bandwidth
  - Commonly used (especially with write-back caches)
- Write-non-allocate: just write to next level, no allocate
  - Potentially more read misses
  - + Uses less bandwidth
  - Use with write-through

CIS 501 (Martin): Caches 79 CIS 501 (Martin): Caches 80

### Write Misses and Store Buffers

- Read miss?
  - Load can't go on without the data, it must stall
- Write miss?
  - Technically, no instruction is waiting for data, why stall?
- Store buffer: a small buffer
  - Stores put address/value to store buffer, **keep going**
  - Store buffer writes stores to D\$ in the background
  - Loads must search store buffer (in addition to D\$)
  - + Eliminates stalls on write misses (mostly)
  - Creates some problems (later)
- Store buffer vs. writeback-buffer
  - Store buffer: "in front" of D\$, for hiding store misses
  - Writeback buffer: "behind" D\$, for hiding writebacks

CIS 501 (Martin): Caches

stall?

Processor

SB

Cache

WBB

Next-level cache

81

# **Cache Hierarchies**

CIS 501 (Martin): Caches

82

# Designing a Cache Hierarchy

- For any memory component: t<sub>hit</sub> vs. %<sub>miss</sub> tradeoff
- Upper components (I\$, D\$) emphasize low t<sub>hit</sub>
  - Frequent access  $\rightarrow t_{hit}$  important
  - t<sub>miss</sub> is not bad → %<sub>miss</sub> less important
  - Lower capacity and lower associativity (to reduce t<sub>hit</sub>)
  - Small-medium block-size (to reduce conflicts)
- Moving down (L2, L3) emphasis turns to %<sub>miss</sub>
  - $\bullet \ \ Infrequent \ access \rightarrow t_{hit} \ less \ important$
  - t<sub>miss</sub> is bad → %<sub>miss</sub> important
  - Higher capacity, associativity, and block size (to reduce %<sub>miss</sub>)

# **Memory Hierarchy Parameters**

| Parameter         | I\$/D\$  | L2        | L3       | Main Memory   |
|-------------------|----------|-----------|----------|---------------|
| t <sub>hit</sub>  | 2ns      | 10ns      | 30ns     | 100ns         |
| t <sub>miss</sub> | 10ns     | 30ns      | 100ns    | 10ms (10M ns) |
| Capacity          | 8KB-64KB | 256KB-8MB | 2-16MB   | 1-4GBs        |
| Block size        | 16B-64B  | 32B-128B  | 32B-256B | NA            |
| Associativity     | 1–4      | 4–16      | 4-16     | NA            |

- Some other design parameters
  - · Split vs. unified insns/data
  - · Inclusion vs. exclusion vs. nothing

CIS 501 (Martin): Caches 83 CIS 501 (Martin): Caches 84

# Split vs. Unified Caches

- Split I\$/D\$: insns and data in different caches
  - To minimize structural hazards and t<sub>hit</sub>
  - Larger unified I\$/D\$ would be slow, 2nd port even slower
  - Optimize I\$ to fetch multiple instructions, no writes
  - Why is 486 I/D\$ unified?
- Unified L2, L3: insns and data together
  - To minimize %<sub>miss</sub>
  - + Fewer capacity misses: unused insn capacity can be used for data
  - More conflict misses: insn/data conflicts
    - A much smaller effect in large caches
  - Insn/data structural hazards are rare: simultaneous I\$/D\$ miss
  - Go even further: unify L2, L3 of multiple cores in a multi-core

CIS 501 (Martin): Caches 85

# **Memory Performance Equation**



- For memory component M
  - Access: read or write to M
  - . Hit: desired data found in M
  - Miss: desired data not found in M
    - Must get from another (slower) component
  - Fill: action of placing data in M
  - % miss (miss-rate): #misses / #accesses
  - thit: time to read data from (write data to) M
  - t<sub>miss</sub>: time to read data into M
- Performance metric
  - tava: average access time

$$t_{avg} = t_{hit} + (\%_{miss} * t_{miss})$$

### Hierarchy: Inclusion versus Exclusion

#### Inclusion

- Bring block from memory into L2 then L1
  - A block in the L1 is always in the L2
- If block evicted from L2, must also evict it from L1
  - Why? more on this when we talk about multicore

#### Exclusion

- Bring block from memory into L1 but not L2
  - Move block to L2 on L1 eviction
    - L2 becomes a large victim cache
  - Block is either in L1 or L2 (never both)
- Good if L2 is small relative to L1
  - Example: AMD's Duron 64KB L1s, 64KB L2

#### Non-inclusion

No guarantees

CIS 501 (Martin): Caches 86

# **Hierarchy Performance**



CIS 501 (Martin): Caches 87 CIS 501 (Martin): Caches 88

### **Recall: Performance Calculation**

#### Parameters

- Base pipeline CPI = 1
  - In this case, already incorporates t<sub>hit</sub>
- Instruction mix: 30% loads/stores
- I\$:  $\%_{miss}$  = 2% of accesses,  $t_{miss}$  = 10 cycles
- D\$:  $\%_{\text{miss}}$  = 10% of accesses,  $t_{\text{miss}}$  = 10 cycles

#### What is new CPI?

- $CPI_{I\$} = \%_{missI\$} *t_{miss} = 0.02*10 \text{ cycles} = 0.2 \text{ cycle}$
- $CPI_{D\$} = \%_{memory} *\%_{missD\$} *t_{missD\$} = 0.30*0.10*10 \text{ cycles} = 0.3 \text{ cycle}$
- $CPI_{new} = CPI + CPI_{I\$} + CPI_{D\$} = 1+0.2+0.3 = 1.5$

CIS 501 (Martin): Caches 89

# Miss Rates: per "access" vs "instruction"

- Miss rates can be expressed two ways:
  - Misses per "instruction" (or instructions per miss), -or-
  - Misses per "cache access" (or accesses per miss)
- For first-level caches, use instruction mix to convert
  - If memory ops are 1/3<sup>rd</sup> of instructions..
  - 2% of instructions miss (1 in 50) is 6% of "accesses" miss (1 in 17)
- What about second-level caches?
  - Misses per "instruction" still straight-forward ("global" miss rate)
  - Misses per "access" is trickier ("local" miss rate)
    - Depends on number of accesses (which depends on L1 rate)

# Performance Calculation (Revisited)

#### Parameters

- Base pipeline CPI = 1
  - In this case, already incorporates t<sub>hit</sub>
- I\$:  $\%_{miss}$  = 2% of instructions,  $t_{miss}$  = 10 cycles
- D\$:  $\%_{miss}$  = 3% of instructions,  $t_{miss}$  = 10 cycles

#### What is new CPI?

- $CPI_{I\$} = \%_{missI\$} *t_{miss} = 0.02*10 \text{ cycles} = 0.2 \text{ cycle}$
- $CPI_{D\$} = \%_{missD\$} *t_{missD\$} = 0.03*10 \text{ cycles} = 0.3 \text{ cycle}$
- $CPI_{new} = CPI + CPI_{I\$} + CPI_{D\$} = 1+0.2+0.3 = 1.5$

CIS 501 (Martin): Caches 90

### **Multilevel Performance Calculation**

#### Parameters

- 30% of instructions are memory operations
- L1: t<sub>hit</sub> = 1 cycles (included in CPI of 1), %<sub>miss</sub> = 5% of accesses
- L2:  $t_{hit}$  = 10 cycles,  $\%_{miss}$  = 20% of L2 accesses
- Main memory: t<sub>hit</sub> = 50 cycles

#### Calculate CPI

- CPI =  $1 + 30\% * 5\% * t_{missDt}$
- $t_{missD\$} = t_{avgL2} = t_{hitL2} + (\%_{missL2} * t_{hitMem}) = 10 + (20\% * 50) = 20 \text{ cycles}$
- Thus, CPI = 1 + 30% \* 5% \* 20 = 1.3 CPI

#### • Alternate CPI calculation:

- What % of instructions miss in L1 cache? 30%\*5% = 1.5%
- What % of instructions miss in L2 cache? 20%\*1.5% = 0.3% of insn
- CPI = 1 + (1.5% \* 10) + (0.3% \* 50) = 1 + 0.15 + 0.15 = 1.3 CPI

# **Summary**

- Average access time of a memory component
  - latency<sub>avg</sub> = latency<sub>hit</sub> + %<sub>miss</sub> \* latency<sub>miss</sub>
  - Hard to get low *latency*<sub>hit</sub> and %<sub>miss</sub> in one structure → hierarchy
- Memory hierarchy
  - Cache (SRAM) → memory (DRAM) → virtual memory (Disk)
  - Smaller, faster, more expensive → bigger, slower, cheaper
- Cache ABCs (capacity, associativity, block size)
  - 3C miss model: compulsory, capacity, conflict
- Performance optimizations
  - %<sub>miss</sub>: prefetching
  - latency<sub>miss</sub>: victim buffer, critical-word-first, lockup-free design
- Write issues
  - Write-back vs. write-through/write-allocate vs. write-no-allocate